## **Table of Contents**

| Obj  | ectiv | es       |                                             |
|------|-------|----------|---------------------------------------------|
| Арр  | oarat | us       |                                             |
| Cor  | npon  | ents     |                                             |
| The  | ory   |          |                                             |
| Uni  | versa | l Gates: | 3                                           |
| NA   | ND ar | nd NOR   | Gate as Universal Gate:                     |
| -    | lmp   | lement   | ing an Inverter Using only NOR Gate4        |
| -    | Imp   | lement   | ing OR Using only NOR Gates4                |
| -    | Imp   | lement   | ing AND Using only NOR Gates4               |
| Circ | uit D | iagram   |                                             |
| Pro  | cedu  | re       |                                             |
| Ехр  | erim  | ent      |                                             |
| 1)   | lmp   | lement   | ation of Basic Gates Using only NAND Gates: |
|      | i)    | NOT      |                                             |
|      | Trut  | th Table | 2                                           |
|      | ii)   | OR       |                                             |
|      | iii)  | AND      | Truth Table                                 |
|      | iv)   | NOR      |                                             |
|      | v)    | XOR      |                                             |
| 2)   | lmp   | lement   | ation of Basic Gates Using only NOR Gates:  |
|      | i)    | NOT      |                                             |
|      | Trut  | th Table | 2                                           |
|      | ii)   | OR       | Truth Table                                 |
|      | iii)  | AND      | Truth Table                                 |
|      | iv)   | XOR      |                                             |
|      | v)    | NAND     | <u>.</u>                                    |
| Ехр  | erim  | ent Pict | ures                                        |
| X    | OR G  | ate Imp  | olementation using NAND Gates Only:         |
|      |       |          | 1:                                          |

# **Objectives**

➤ To study the realization of basic gates using universal gates (NAND & NOR).

# **Apparatus**

- Power Supply
- o Breadboard

# Components

- o ICs 7400 (quad 2-input NAND gate),
- o 7402 (quad 2-input NOR gate),
- o DIP Switch,
- o LED

# Theory

#### **Universal Gates:**

A universal gate is a gate which can implement any Boolean function without need to use any other gate type. The NAND and NOR gates are universal gates. In practice, this is advantageous since NAND and NOR gates are economical and easier to fabricate and are the basic gates used in all IC digital logic families. In fact, an AND gate is typically implemented as a NAND gate followed by an inverter not the other way around!! Likewise, an OR gate is typically implemented as a NOR gate followed by an inverter not the other way around!! . The **NOR gate and NAND gate** are universal gates. This means that you can create any logical Boolean expression using only NOR gates or only NAND gates.

#### NAND and NOR Gate as Universal Gate:

AND, OR, NOT are called basic gates as their logical operation cannot be simplified further To prove that any Boolean function can be implemented using only NAND and NOR gates, we will show that the AND, OR, and NOT operations can be performed using only these gates. Using NAND and NOR gates and De-Morgan's Theorems different basic gates & EX-OR gates are realized.

#### Implementing an Inverter Using only NOR Gate

The figure shows two ways in which a NOR gate can be used as an inverter (NOT gate).



Figure NOT Implementation

#### Implementing OR Using only NOR Gates

An OR gate can be replaced by NOR gates as shown in the figure (The OR is replaced by a NOR gate with its output complemented by a NOR gate inverter)



Figure: OR Implementation

## Implementing AND Using only NOR Gates

An AND gate can be replaced by NOR gates as shown in the figure (The AND gate is replaced by a NOR gate with all its inputs complemented by NOR gate inverters)



Figure: AND Implementation

# Circuit Diagram



Figure: Circuit Diagram

# Procedure

- 1. Give biasing to the IC and do necessary connections as shown in the circuit diagram.
- 2. Give various combinations of inputs and note down output using LED.
- 3. Repeat the procedure for all gates.

# Experiment

## 1) Implementation of Basic Gates Using only NAND Gates:

#### i) NOT



Figure 1: NOT Gate

#### Truth Table

| Α | Υ | Ү Ехр |
|---|---|-------|
| 1 | 0 | 0     |
| 0 | 1 | 1     |



Figure 2: OR Gate

#### **Truth Table**

| Α | В | Υ | Y Exp |
|---|---|---|-------|
| 0 | 0 | 0 | 0     |
| 0 | 1 | 1 | 1     |
| 1 | 0 | 1 | 1     |
| 1 | 1 | 1 | 1     |

#### iii) AND



Figure 3: AND Gate

#### Truth Table

| Α | В | Υ | Y Exp |
|---|---|---|-------|
| 0 | 0 | 0 | 0     |
| 0 | 1 | 0 | 0     |
| 1 | 0 | 0 | 0     |
| 1 | 1 | 1 | 1     |

#### iv) NOR



Figure 4: NOR Gate

## v) XOR



Figure 5: XOR Gate

XOR Gate Implementation was also performed on breadboard.

Truth Table

| Α | В | Υ | Y Exp |
|---|---|---|-------|
| 0 | 0 | 0 | 0     |
| 0 | 1 | 1 | 1     |
| 1 | 0 | 0 | 0     |
| 1 | 1 | 1 | 1     |

## 2) Implementation of Basic Gates Using only NOR Gates:

#### i) NOT



Truth Table

| Α | Υ | Y Exp |
|---|---|-------|
| 1 | 0 | 0     |
| 0 | 1 | 1     |

Figure 6: NOT Gate

## ii) OR



Figure 7: OR Gate

#### Truth Table

| Α | В | Υ | Ү Ехр |
|---|---|---|-------|
| 0 | 0 | 0 | 0     |
| 0 | 1 | 1 | 1     |
| 1 | 0 | 1 | 1     |
| 1 | 1 | 1 | 1     |

## iii) AND



Figure 8: AND Gate

#### Truth Table

| Α | В | Υ | Y Exp |
|---|---|---|-------|
| 0 | 0 | 0 | 1     |
| 0 | 1 | 1 | 1     |
| 1 | 0 | 1 | 1     |
| 1 | 1 | 1 | 1     |

## iv) XOR



Truth Table:->

| Α | В | Υ | Y Exp |
|---|---|---|-------|
| 0 | 0 | 0 | 0     |
| 0 | 1 | 1 | 1     |
| 1 | 0 | 0 | 0     |
| 1 | 1 | 1 | 1     |

#### v) NAND



Figure 9: NAND Logic

# **Experiment Pictures**

# **XOR** Gate Implementation using NAND Gates Only:





Figure: XOR Gate Implementation using NAND Gates Only



Figure: XOR Gate Implementation using NAND Gates Only

## **Truth Table from Experiment**

| Α | В | Υ | <b>Y</b> Ехр |
|---|---|---|--------------|
| 0 | 0 | 0 | 0            |
| 0 | 1 | 1 | 1            |
| 1 | 0 | 0 | 0            |
| 1 | 1 | 1 | 1            |

# Conclusion

Thus, universal gates were implemented physically on breadboard and some of them were studied using Logisim Simulation Software.

